Wir benötigen Ihre Einwilligung zur Verwendung der einzelnen Daten, damit Sie unter anderem Informationen zu Ihren Interessen einsehen können. Klicken Sie auf "OK", um Ihre Zustimmung zu erteilen.
Standard Test Method for Estimating Electromigration Median Time-To-Failure and Sigma of Integrated Circuit Metallizations [Metric]
Automatische name übersetzung:
Standard Test Methode zur Schätzung Elektromigration Median Time-To- Failure und Sigma von Integrated Circuit Metallisierungen [ Metric ]
NORM herausgegeben am 1.1.1996
Bezeichnung normen: ASTM F1260M-96
Anmerkung: UNGÜLTIG
Ausgabedatum normen: 1.1.1996
SKU: NS-49666
Zahl der Seiten: 8
Gewicht ca.: 24 g (0.05 Pfund)
Land: Amerikanische technische Norm
Kategorie: Technische Normen ASTM
Keywords:
electromigration, electromigration metallization, integrated circuit, microelectronics, open circuit, resistance increase, time-to-failure, ICS Number Code 17.220.20 (Measurement of electrical and magnetic quantities), 31.200 (Integrated circuits. Microelectronics)
| 1. Scope | ||||||
|
1.1 This test method is designed to characterize the failure distribution of interconnect metallizations such as are used in microelectronic circuits and devices that fail due to electromigration under specified d-c current-density and temperature stress. This test method is intended to be used only when the failure distribution can be described by a log-Normal distribution. 1.2 This test method is intended for use as a referee method between laboratories and for comparing metallization alloys and metallizations prepared in different ways. It is not intended for qualifying vendors or for determining the use-life of a metallization. 1.3 The test method is an accelerated stress test of four-terminal structures (see Guide F 1259M) where the failure criterion is either an open circuit in the test line or a prescribed percent increase in the resistance of the test structure. 1.4 This test method allows the test structures of a test chip to be stressed while still part of the wafer (or a portion thereof) or while bonded to a package and electrically accessible by means of package terminals. 1.5 This test method is not designed to characterize the metallization for failure modes involving short circuits between adjacent metallization lines or between two levels of metallization. 1.6 This test method is not intended for the case where the stress test is terminated before all parts have failed. 1.7 This test method is primarily designed to analyze complete data. An option is provided for analyzing censored data (that is, when the stress test is halted before all parts under test have failed). 1.8 This standard does not purport to address all of the safety concerns, if any, associated with its use. It is the responsibility of the user of this standard to establish appropriate safety and health practices and determine the applicability of regulatory limitations prior to use. |
||||||
| 2. Referenced Documents | ||||||
|
Wollen Sie sich sicher sein, dass Sie nur die gültigen technischen Normen verwenden?
Wir bieten Ihnen eine Lösung, die Ihnen eine Monatsübersicht über die Aktualität der von Ihnen angewandten Normen sicher stellt.
Brauchen Sie mehr Informationen? Sehen Sie sich diese Seite an.
Letzte Aktualisierung: 2025-11-10 (Zahl der Positionen: 2 243 715)
© Copyright 2025 NORMSERVIS s.r.o.